## LITERATURE REVIEW

| SL.<br>NO | TITLE                                                                                             | YEAR               | TECHNOLOGY                                                                                                                                                                                                                        | DRAWBACKS                                                                                                                                                                             | LIN<br>K |
|-----------|---------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 01        | Advancing cryptographic security: a novel hybrid AES-RSA model with byte-level tokenization       | Apr 16,<br>2024    | <ul> <li>byte-level Byte-Pair<br/>Encoding (BPE)<br/>tokenizer.</li> <li>RSA algorithm</li> <li>Advanced Encryption<br/>Standard (AES).</li> </ul>                                                                                | <ul> <li>Increased         Computational         Overhead</li> <li>Complexity in Key         Management</li> <li>Potential         Vulnerabilities in         Tokenization</li> </ul> | [A]      |
| 02        | Design and Implementation of Memory Controller for Byte Access from Data Memory for SoC's Devices | July,<br>2024      | <ul> <li>System-on-Chip (SoC)         Architecture.</li> <li>Advanced eXtensible         Interface (AXI).</li> <li>Verilog and         SystemVerilog UVM         (Universal         Verification         Methodology).</li> </ul> | <ul> <li>Limited Scalability in Multi-Processor Environments.</li> <li>Limited Flexibility in Dynamic Environments</li> <li>Verification and Validation Challenges</li> </ul>         | [B]      |
| 03        | Optimizing Systems<br>for Byte-Addressable<br>NVM by Reducing Bit<br>Flipping                     | Februar<br>y, 2019 | <ul> <li>Phase Change<br/>Memory (PCM).</li> <li>XOR Linked Lists.</li> <li>XOR Hash Tables.</li> <li>XOR Red-Black Tree.</li> </ul>                                                                                              | <ul> <li>PCM Write Endurance Power Consumption</li> <li>Memory Allocation Overhead.</li> <li>XOR Hash Tables, Complexity</li> </ul>                                                   |          |

| 04 | 20nm High-density<br>single-port and dual-<br>port SRAMa with<br>worldline-voltage-<br>adjustments system<br>for read/write assists  | 06<br>March<br>2014  | <ul> <li>Wordline-Voltage-<br/>Adjustment System</li> <li>On-Chip Voltage<br/>Regulator</li> <li>Temperature<br/>Monitoring and<br/>Control</li> <li>Temperature and<br/>Process Variation-<br/>Based Adjustmen</li> </ul> | <ul> <li>Increased Complexity</li> <li>Write/Read Disturb         Issues in DP-SRAM</li> <li>Timing         Considerations</li> </ul> | D |
|----|--------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---|
| 05 | A 45-nm Single-port<br>and Dual-port SRAM<br>family with Robust<br>Read/Write<br>Stabilizing Circuitry<br>under DVFS<br>Environment. | 01<br>August<br>2008 | <ul> <li>Improved Wordline<br/>Suppression Circuitry</li> <li>Negative Bitline<br/>Technique.</li> <li>45nm CMOS<br/>Technology</li> </ul>                                                                                 | <ul> <li>Process Variation         Sensitivity</li> <li>Complexity in         Negative Bitline         Implementation</li> </ul>      | E |